Senior Principal Analog Design Engineer

PowerLattice Technologies IncVancouver, WA
21hHybrid

About The Position

We are seeking a highly experienced Senior Principal Analog IC Design Engineer to serve a leadership role for advanced mixed-signal / analog SoC developments. This individual will provide technical leadership from architecture definition through silicon validation and production ramp. The ideal candidate combines deep analog design expertise with strong cross-functional leadership skills and a proven record of accomplishment of delivering complex ICs to market.

Requirements

  • M.S. or Ph.D. in electrical engineering or related fields.
  • 15+ years of hands-on analog IC design experience.
  • Proven experience as a technical lead or chip lead on successful tapeouts.
  • Strong expertise in CMOS analog design fundamentals.
  • Deep understanding of noise, linearity, stability, and precision design.
  • Experience with advanced CMOS nodes.
  • Strong knowledge of ESD, reliability, and production considerations.
  • Demonstrated leadership and mentorship capabilities.

Nice To Haves

  • Experience in deep submicron CMOS technologies.
  • Familiarity with high power, high accuracy analog design techniques.
  • Good communication skills and ability to work in a collaborative team environment.

Responsibilities

  • Define and drive overall chip architecture and top-level specifications.
  • Lead analog and mixed-signal block partitioning and system integration.
  • Perform high-level feasibility analysis and risk assessment.
  • Review and approve block-level designs to ensure architectural alignment.
  • Drive silicon bring-up strategy and debug execution.
  • Architect and design high-performance analog blocks such as Bandgap references, Oscillators, LDOs, Opamps, ADCs, or DAC.
  • Perform circuit design starting with initial block-level specifications.
  • Conduct schematic design, simulation, and optimization to meet performance targets.
  • Provide layout guidance and collaborate closely with layout engineers to ensure design intent is met.
  • Perform post-layout simulations (PEX) and correlation with pre-layout results.
  • Participate in design reviews and contribute to design documentation.
  • Post silicon works for block level evaluation, characterization, and debugging.
  • Follow best practices for analog IC design, verification, and signoff.

Benefits

  • Competitive salary and stock option grant
  • Comprehensive benefits package including health, dental, vision, and 401(k)
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service