Senior STA Flow Engineer

NVIDIAAustin, TX
5d

About The Position

NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 25 years. It’s a unique legacy of innovation that’s fueled by great technology—and amazing people. Today, we’re tapping into the unlimited potential of AI to define the next era of computing. An era in which our GPU acts as the brains of computers, robots, and self-driving cars that can understand the world. Doing what’s never been done before takes vision, innovation, and the world’s best talent. As an NVIDIAN, you’ll be immersed in a diverse, supportive environment where everyone is inspired to do their best work. Come join the team and see how you can make a lasting impact on the world. We are seeking an innovative Timing Methodology Engineer to help drive multi-physics sign-off strategies for the world's leading GPUs and SoCs. This position is a broad opportunity to optimize performance, yield, and reliability through increasingly comprehensive modeling, informative analysis, and automation. This work will influence the entire next generation computing landscape through critical contributions across NVIDIA's many product lines ranging from consumer graphics to self-driving cars and the growing domain of artificial intelligence! We have crafted a team of highly motivated people whose mission is to push the frontiers of what is possible today and define the platform for the future of computing. If you are fascinated by the immense scale of precision, craftsmanship, and artistry required to make billions of transistors function on every die at technology nodes as deep as 5 nm and beyond, this is an ideal role.

Requirements

  • MS or PhD in Electrical or Computer Engineering (or equivalent experience).
  • 5 years of industry experience in developing and supporting STA flow
  • Good problem-solving skills
  • Excellent programming skills in Python, TCL, PERL
  • Disciplined coder who understands the importance of having automated regression tests
  • Solid Knowledge in CMOS design, clocking, and timing of synchronous circuits
  • Good understanding of mathematics/physics fundamentals of circuit design
  • Clocking specs: Jitter, IR drop, crosstalk, spice analysis.

Responsibilities

  • Improve and validate flows for Prime-Time, Prime-Shield and Tempus STA QOR metrics for sign-off flow, and tool for high-speed designs, with focus on CAD and automation.
  • Develop custom flows for validating QOR of ETM models, both of std cells and custom IPs.
  • Develop flows/recommendations on STA sign-off to model deep submicron physical effects aging, self-heating, thermal impact, IR drop etc.
  • Collaborate with technology leads, VLSI physical design, and timing engineers to define and deploy the most sophisticated strategies of signing off timing in design for world-class silicon performance.
  • Develop tools, and methodologies to improve design performance, predictability, and silicon reliability beyond what industry standard tools can offer.
  • Work on various aspects of STA flow, constraints, timing, and power optimization.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Senior

Education Level

Ph.D. or professional degree

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service