Engineer, Design Verification Engineering

Analog DevicesChandler, AZ
17hOnsite

About The Position

About Analog Devices Analog Devices, Inc. (NASDAQ: ADI ) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible™. Learn more at www.analog.com and on LinkedIn and Twitter (X) . DESIGN VERIFICATION ENGINEER Description of team and role The Digital Mixed Signal (DMS) Verification Team seeking a motivated, Design Verification Engineer to provide support to our Industrial Power Group located at ADI’s Chandler, AZ Design Center. The candidate will verify integrated circuits and support assigned products through the full product life cycle. Emphasis will be mainly on verification, though design assignments will also be available on an as-needed basis.

Requirements

  • Bacherlor’s Degree in Electrical or Computer Engineering
  • Analog Microelectronics and Digital Systems Design
  • SystemVerilog
  • Strong written and verbal communication skills
  • Strong general coding, object-oriented programming, and documentation skills
  • Experience with a scripting language (Perl, Python, C, etc.)

Nice To Haves

  • System Verilog Assertion for Dynamic and Formal Verification.
  • Fundamental understanding of Universal Verification Methodology
  • Working experience with custom digital interfaces (I2C, SPI, UART, etc.)
  • Knowledge of linear regulators and switching regulators

Responsibilities

  • Verification of state machines, and controlling logic required to implement new products in a wide range of application spaces
  • Development of directed and constrained random test cases in SystemVerilog
  • Implementation of metric-driven SystemVerilog and UVM verification environments as determined by project complexity
  • Mixed Signal Simulation
  • Modeling of analog blocks (electrical and real number)
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service